JEDEC JESD8-29 PDF
Availability:
In Stock
IN TAX $29.70
0.6 V Low Voltage Swing Terminated Logic (LVSTL06)
Published by | Publication Date | Number of Pages |
JEDEC | 12/01/2016 | 14 |
JEDEC JESD8-29 – 0.6 V Low Voltage Swing Terminated Logic (LVSTL06)
This standard defines power supply voltage range, dc interface, switching parameter andovershoot/undershoot for high speed low voltage swing terminated NMOS driver family digitalcircuits with 0.6V supply. The specifications in this standard represent a minimum set ofinterface specifications for low voltage terminated circuits.
The purpose of this standard is to provide a standard of specification for uniformity, multiplicityof sources, elimination of confusion, and ease of device specification and design by users.Class 1 describes low VOH (Nominal VOH = VDDQ*0.5) level terminated electricalcharacteristics. Class 2 describes high VOH (Nominal VOH = VDDQ*0.6) level terminatedelectrical characteristics.
Worldwide Standards PDF © 2024
Reviews (0)