JEDEC JESD235D PDF
Availability:
In Stock
IN TAX $135.85
High Bandwidth Memory (HBM) DRAM (HBM1, HBM2)
Published by | Publication Date | Number of Pages |
JEDEC | 02/01/2021 | 213 |
JEDEC JESD235D – High Bandwidth Memory (HBM) DRAM (HBM1, HBM2)
The HBM DRAM is tightly coupled to the host compute die with a distributed interface. The interface is divided into independent channels. Each channel is completely independent of one another. Channels are not necessarily synchronous to each other. The HBM DRAM uses a wide-interface architecture to achieve high-speed, low-power operation. The HBM DRAM uses differential clock CK_t/CK_c. Commands are registered at the rising edge of CK_t, CK_c. Each channel interface maintains a 128b data bus operating at DDR data rates. Also available for designer ease of use is HBM Ballout Spreadsheet (Note this version is the latest version for use with JESD235D). Committee item 1797.99L.
Worldwide Standards PDF © 2024
Reviews (0)