JEDEC JP001A PDF
JEDEC JP001A PDF
$47.85

JEDEC JP001A PDF

   0 reviews
Product Code:
Availability:
product
In Stock
$47.85 $87.00
IN TAX $47.85
Ask about this product

FOUNDRY PROCESS QUALIFICATION GUIDELINES (Wafer Fabrication Manufacturing Sites)

Published byPublication DateNumber of Pages
JEDEC02/01/201448

JEDEC JP001A – FOUNDRY PROCESS QUALIFICATION GUIDELINES (Wafer Fabrication Manufacturing Sites)

This document provides a guideline for the minimum set of measurements to qualify a new semiconductor wafer process.It is written with particular reference to a generic silicon based CMOS logic technology. While it may be applicable to other technologies (e.g., analog CMOS, bipolar, BICMOS, GaAs, etc.), some sections apply specifically to CMOS. No effort was made in the present document to cover all the qualification requirements for specific other technologies, e.g., Cu/Low K interconnects or ultra thin gate oxide.This publication, is co-sponsored by JEDEC JC-14.2 and the FSA (Fabless Semiconductor Association). It originated at the FSA as a technology specific document, and has evolved into a generic set of qualification requirements.

Reviews (0)

   0 reviews
Write a review