JEDEC JESD241 PDF
JEDEC JESD241 PDF
$40.70

JEDEC JESD241 PDF

   0 reviews
Product Code:
Availability:
product
In Stock
$40.70 $74.00
IN TAX $40.70
Ask about this product

Procedure for Wafer-Level DC Characterization of Bias Temperature Instabilities

Published byPublication DateNumber of Pages
JEDEC12/01/201532

JEDEC JESD241 – Procedure for Wafer-Level DC Characterization of Bias Temperature Instabilities

This Bias Temperature Instability (BTI) stress/test procedure is proposed to provide a minimum recommendation for a simple and consistent comparison of the mean threshold voltage (Vth) BTI induced shift. The procedure enables comparison of stable and manufacturable CMOS processes and technologies in which the process variation is low and the yield is mature. Qualification and accept-reject criteria are not given in this document.

Reviews (0)

   0 reviews
Write a review